#### Hi35xx stmmac network card driver source code interpretation

#### 1. Source files

drivers/net/stmmac/stmmac\_main.c

The source code reading sequence is as follows:



# Two, platform device register and platform driver register

platform\_device\_register: register device

platform driver register: register driver

The two are connected by name, and the names of all the two must be consistent.

platform\_device\_register must be completed before the driver is loaded, because the driver registration needs to match the registered device name in the kernel.

When platform driver register is registered, it will compare the currently registered drivername with the names in all registered devices, and only if the same one is found can the registration be

successful. After matching, the probe will be called to detect the device, and then the device will be bound to the driver.

Platform is a virtual address bus. Compared with pci and USB, it is mainly used to describe the onchip resources on the SOC. Usage convention: If devices that do not belong to any bus, such as network cards, serial ports, etc., are hung on this virtual bus.

#### 3. Platform-driven data structure

```
static struct platform_driver stmmac_driver = {
  .probe = stmmac dvr probe, (see Section 4)
  .remove = stmmac dvr remove,
  .driver = {
      .name = STMMAC_RESOURCE_NAME,
      .owner = THIS_MODULE,
      .pm = &stmmac pm ops,
     },
};
static struct platform devicestmmac platform device[] = {
  {
    .name = STMMAC_RESOURCE_NAME,
    .id = 0,
    .dev = {
      .platform_data = & stmmac_ethernet_platform_data ,
      .dma mask = (u64 *) \sim 0,
      .coherent dma mask = (u64) \sim 0,
```

```
.release = stmmac_platform_device_release,
      },
    .num_resources = ARRAY_SIZE(stmmac_resources),
    .resource = stmmac resources,
  }
};
static struct plat_stmmacenet_data stmmac_ethernet_platform_data = {
 .bus_id = 1,
  .pbl = DMA_BURST_LEN,
  .has_gmac = 1,
 .enh_desc = 1,
#ifdef TNK HW PLATFORM FPGA
  .clk_csr = 0x2, /* For 24Mhz bus clock input */
#else
  .clk_csr = 0x4, /* For 155Mhz bus clock input */
#endif
};
```

# 4. Drive probe stmmac\_dvr\_probe

When the platform driver is registered, if it matches the platform device name, the initialization interface will be called.

### 1. Basic process of interface operation

The flow chart of this function is as follows:

(1) Obtain the base address of the system configuration register

```
ret = stmmac syscfg init(pdev);
```

(2) Obtain the base address of the MAC controller register

```
stmmac base ioaddr =ioremap nocache(res->start, res->end - res->start + 1);
```

(3) Apply for network card equipment and private data

```
ndev =alloc etherdev(sizeof(struct stmmac priv));
```

The network card device and private data are closely together: network card device + private data structure, private data is obtained through netdev priv. The network card device is a general data structure, and the private data is the data structure of each MAC controller

(4) MAC controller settings

```
ret =stmmac mac device setup(ndev); (see section 2)
```

(5) The network device is actually registered

```
ret = stmmac_probe (ndev); (important, see Section 5)
```

(6) MDIO bus registration

```
ret = stmmac_mdio_register (ndev); (see section 3 )
```

(7) Assign the network card device to the global variable

stmmac device list[priv->id] = ndev;, this global variable will be used in other interfaces.

Note: Steps 3~7, if there are multiple network cards, execute in a loop.

(8) Reset DMA, GMA and other registers

```
stmmac reset();
```

(9) Determine whether to support checksum offload engine

priv->rx\_coe =priv->hw->mac->rx\_coe(priv->ioaddr); function initialization was performed in step 4 above

(10) Set the hardware DMA working mode

```
stmmac dma operation mode(priv); (see Section 4)
```

(11) Initialize the RX/TX queue

```
priv->dma tx size = STMMAC ALIGN(dma txsize);
priv->dma_rx_size =STMMAC_ALIGN(dma_rxsize);
priv->dma buf_sz = STMMAC_ALIGN(buf_sz);
init dma desc rings(ndev); (see section 5)
(12) Hardware DMA initialization
priv->hw->dma->init(priv->dma ioaddr,
              priv->dma channel,
              priv->plat->pbl,
              priv->dma_tx_phy,
              priv->dma_rx_phy,0)
```

The most important opinion thing: priv->dma tx phy and priv->dma rx phy DMA handle applied by init dma desc rings are written to receive and send description sub-list address registers

(13) Receive and send index initialization

```
priv->dirty rx = priv->cur rx = 0;
priv->dirty tx = priv->cur tx = 0;
```

cur: The data frame index uploaded to the network protocol layer has been obtained, and the protocol layer will release skb

dirty: the index of the skb to the dma queue has been filled

The two values are continuously accumulated, and the dma queue is processed cyclically by taking the remainder %.

as the picture shows:



(14) Initialize the receive recovery queue

skb queue head init(&priv->rx recycle);

Note: Steps 9~11 will be executed cyclically if there are multiple network cards.

(15) Initialize TOE\_NK

ret = tnk init(stmmac base ioaddr,&pdev->dev); (see section 6)

(16) request interrupt

ret= request irq(SYNOP GMAC IRQNUM, stmmac interrupt, IRQF SHARED, STMMAC RESOURCE NAME, pdev); (important, see Section VII)

(17) Enable all interrupts

writel(~0, stmmac base ioaddr +TNK REG INTR EN);

### 2. MAC controller setting stmmac mac device setup(ndev);

(1) Select the GMAC device and initialize it

device = dwmac1000 setup(priv->ioaddr);

A. Apply for a MAC device: mac =kzalloc();

- B. GMAC operation: mac->mac = &dwmac1000 ops;
- C. GMAC dma operation: mac->dma = &dwmac1000 dma ops;
- (2) Select the enhanced descriptor data structure

```
device->desc = &enh desc ops;
```

Note: Many of the above are basic operations on the MAC register.

## 3. MII bus registration stmmac\_mdio\_register

```
(1) Apply for the MII bus
stmmac_mii_bus = mdiobus_alloc();
(2) Initialize mdio working clock
tnkclk = mdio_clk_init();
(3) Initialize the MII bus structure
stmmac mii bus->name = "STMMAC MIIBus";
stmmac mii bus->read =&stmmac mdio read;
stmmac mii bus->write =&stmmac mdio write;
stmmac mii bus-> reset =&stmmac mdio reset;
(4) Register MII bus mdiobus_register(stmmac_mii_bus);
A. Register bus device device_register(&bus->dev);
B. Reset bus bus->reset(bus);
C. Scan PHY devices on the bus, up to 32
phydev = mdiobus scan(bus, i);
Mainly do three things: read PHY ID, create PHY device, and register PHY device.
```

Creating a PHY device interface get phy device will call phy device create to initialize the PHY device data structure, and then initialize the work queue phy\_state\_machine, which will call the

adjust\_link interface.

(5) Assign MII bus to stmmac private data

```
priv->mii = stmmac_mii_bus;
```

### 4. Set the hardware DMA working mode stmmac dma operation mode

priv->hw->dma->dma\_mode(priv->dma\_ioaddr,priv->dma\_channel,

```
tc, SF DMA MODE);
```

Send: tc defaults to 64, does not support DMA store and forward. TxFIFO judges whether to forward according to the FIFO threshold

Receive: Support DMA store and forward. The frame is forwarded upwards only after the RxFIFO has received a complete frame.

#### 5. Initialize the dma descriptor queue init dma desc rings

(1) RX queue application

```
priv->rx skbuff dma = kmalloc(rxsize *sizeof(dma addr t), GFP KERNEL);
```

Apply for the dma address queue corresponding to 256 skb

```
priv->rx skbuff =kmalloc(sizeof(structsk buff *) * rxsize, GFP KERNEL);
```

Apply for 256 skb queues

priv->dma rx =(struct dma desc \*)dma alloc coherent(priv->device,

rxsize \*sizeof(structdma desc),

&priv->dma\_rx\_phy,

GFP KERNEL);

The DMA descriptor (receiving descriptor in the datasheet) establishes a consistent DMA mapping with a size of 256\* sizeof(structdma desc), and returns the virtual memory address of the buffer. priv->dma rx phy returns the correct DMA handle. I personally feel that it is the physical address corresponding to the virtual address, because this address needs to be written to the address register of the receiving description sub-link list. (This function is not very clear)

(2) TX queue application priv->tx skbuff = kmalloc(sizeof(struct sk buff\*) \* txsize, GFP KERNEL); Apply for 256 skb pointers priv->tx page = kmalloc(sizeof(structpage \*) \* txsize, GFP KERNEL); Apply for 256 page pointers priv->dma tx = (struct dma desc\*)dma alloc coherent(priv->device, txsize \*sizeof(structdma desc), &priv->dma\_tx\_phy, GFP KERNEL); ditto (3) RX queue initialization and associated data requested in (1) Apply for 256 skbs through a for loop, and each skb is 2KB in size. A. skb = netdev alloc skb ip align(dev, bfsize); Apply for skb data B. priv->rx skbuff[i]= skb; put skb into receive queue C. priv->rx skbuff dma[i]= dma map single(priv->device, skb->data, bfsize, DMA FROM DEVICE); Then add the skb data to the skb dma address queue through streaming DMA mapping D. (priv->dma rx +i)->des2= priv->rx skbuff dma[i]; Then put the skb dma address into the dma descriptor (4) The TX queue does not have an RX initialization operation similar to receiving for (i = 0; i < txsize; i++) {

priv->tx skbuff[i] = NULL;

}

```
priv->tx page[i] = NULL;
priv->dma tx[i].des2 = 0;
```

Because skb is applied at the network layer and passed to the driver.

(5) Initialize the RX/TX descriptor

```
priv->hw->desc->init rx desc(priv->dma rx,rxsize,dis ic);
priv->hw->desc->init tx desc(priv->dma tx,txsize);
```

(6) dma description subqueue and skb mapping



The above is the establishment of the mapping process when receiving the DMA descriptor queue and skb initialization. For the sending DMA sending queue, the mapping will only be established when sending. If there are multiple data fragments in a data packet, the dma map page interface will be called for page mapping processing.

(7) skb application allocation space map

```
skb = netdev alloc skb ip align(dev,bfsize);
```



skb->len: the length of all data in the packet, skb->data\_len separates and stores the length of the data segment. data\_len = 0 when there is only one data segment.

### TOE\_NK initialization tnk\_init ()

(1) Create a proc directory

ret = tnk proc init(hitoe ? max connections: 0);

(2) If TOE is used, a series of initializations are performed on TOE

Since it is not used, it is not described here.

# Five, really register the network device stmmac probe

#### 1. The basic operation process of the interface

The basic flowchart of this function:



(1) Initialize the basic information of the Ethernet network card device ether setup();

```
dev->header_ops = \delta_header_ops;
 dev->hard header len = ETH HLEN; (14)
 dev->mtu = ETH DATA LEN; (1500)
 dev->addr len = ETH ALEN; (6)
 dev->tx queue len = 1000; /*Ethernet wants good queues */
 dev->flags =IFF BROADCAST|IFF MULTICAST;
 dev->priv_flags =IFF_TX_SKB_SHARING;
 memset(dev->broadcast, 0xFF, ETH_ALEN);
```

(2) Initialize the network card operation function and ethtool operation function

```
dev->netdev ops =&stmmac netdev ops; (see section 2)
stmmac_set_ethtool_ops(dev); (see subsection 3 )
dev->features |= NETIF F SG | NETIF F HIGHDMA | NETIF F IP CSUM
```

```
| NETIF_F_IPV6_CSUM;
```

Set the interface characteristics of the network card, which will be used by the driver and protocol layer

dev->watchdog timeo = msecs to jiffies(watchdog); Set the sending timeout, after the timeout will eventually call stmmac tx timeout for timeout processing

(3) Initialize the NAPI polling interface for receiving data packets

```
netif_napi_add(dev, &priv->napi, stmmac_poll, 64); (important, see Section 8)
```

Initialize napi, poll=stmmac poll, weight=64, poll list and other information

Weight: Describes the relative importance of the interface. When resources are tight, how much traffic can be tolerated on the interface.

(4) Obtain the MAC address from the register and judge the validity

```
priv->hw->mac->get umac addr((void iomem *)dev->base addr, dev->dev addr, 0);
```

(5) Initialize the spin lock

```
spin lock init(&priv->lock);
```

tnk lock init(&priv->tlock);

(6) Register the network card device

```
ret = register netdev(dev);
```

#### 2. Basic operation functions of network card

```
static const struct net_device_opsstmmac_netdev_ops = {
```

```
.ndo open = stmmac open, (see Section 6)
```

```
.ndo_start_xmit = stmmac_xmit, (see Section 9)
 .ndo stop = stmmac release,
 .ndo_change_mtu = stmmac_change_mtu,
 .ndo set multicast list = stmmac multicast list,
 .ndo_tx_timeout = stmmac_tx_timeout,
 .ndo do ioctl = stmmac ioctl,
 .ndo_set_config = stmmac_config,
#ifdef STMMAC_VLAN_TAG_USED
 .ndo_vlan_rx_register = stmmac_vlan_rx_register,
#endif
#ifdef CONFIG_NET_POLL_CONTROLLER
 .ndo_poll_controller = stmmac_poll_controller,
#endif
 .ndo_set_mac_address = eth_mac_addr,
};
3. ethtool operation function
static struct ethtool_opsstmmac_ethtool_ops = {
 .begin = stmmac check if running,
 .get_drvinfo = stmmac_ethtool_getdrvinfo,
 .get_settings = stmmac_ethtool_getsettings,
 .set_settings = stmmac_ethtool_setsettings,
 .get msglevel = stmmac ethtool getmsglevel,
 .set_msglevel = stmmac_ethtool_setmsglevel,
```

.get\_regs = stmmac\_ethtool\_gregs,

```
.get_regs_len = stmmac_ethtool_get_regs_len,
  .get_link = stmmac_ethtool_get_link,
  .get_rx_csum = stmmac_ethtool_get_rx_csum,
  .get_tx_csum = ethtool_op_get_tx_csum,
  .set_tx_csum = ethtool_op_set_tx_ipv6_csum,
  .get_sg = ethtool_op_get_sg,
  .set_sg = ethtool_op_set_sg,
  .get_pauseparam = stmmac_get_pauseparam,
  .set_pauseparam = stmmac_set_pauseparam,
  .get_ethtool_stats = stmmac_get_ethtool_stats,
  .get_strings = stmmac_get_strings,
  .get_wol = stmmac_get_wol,
  .set_wol = stmmac_set_wol,
  .get_sset_count = stmmac_get_sset_count,
  .get_tso = ethtool_op_get_tso,
  .set_tso = ethtool_op_set_tso,
};
```

## 6. Open the network card device stmmac\_open

#### 1. Basic process

Basic flowchart:



(1) MAC address validity

is\_valid\_ether\_addr(dev->dev\_addr)

(2) Modify the parameters passed to the driver

stmmac\_verify\_args();

(3) Initialize the PHY device

#### stmmac\_init\_phy(dev); (see section 2 )

(4) Device MAC address to hardware

priv->hw->mac->set\_umac\_addr(priv->ioaddr,dev->dev\_addr, 0);

(5) Initialize the MAC core

priv->hw->mac->core init(priv->ioaddr);

(6) Enable NAPI and schedule

napi enable(&priv->napi);

napi\_schedule(&priv->napi)

(7) Start DMA transceiver (write register)

priv->hw->dma->start\_tx(priv->dma\_ioaddr,priv->dma\_channel);

```
priv->hw->dma->start rx(priv->dma ioaddr,priv->dma channel);
```

(8) Start the relevant timer

```
priv->poll_timer.function= stmmac_poll_func;
```

Scheduled wakeup of RxDMA/TxDMA in pending state

```
priv->check_timer.function= stmmac_check_func;
```

Read the register address to get the current receive descriptor address, if it is before currx and dirty cur, set the descriptor to belong to GMAC operation.

(9) Enable MAC TX/RX

```
stmmac enable mac(priv->ioaddr);
```

(10) Start queue

```
netif start queue(dev);
```

#### 2. Initialize the PHY device stmmac init phy

(1) Notify the kernel that the carrier disappears

```
netif_carrier_off(dev);
```

(2) The Ethernet device is connected to the PHY device

```
phydev= phy_connect(dev, phy_id, & stmmac_adjust_link , 0, priv->phy_interface);
```

stmmac adjust link: According to the actual PHY situation, adjust the connection parameters: fullduplex / half-duplex, speed, MII/GMII

A. d =bus\_find\_device\_by\_name(&mdio\_bus\_type, NULL, bus\_id);

Find the specified device in the MDIO bus PHY device list

B. device into a PHY device

```
phydev = to phy device(d);
```

C. rc = phy\_connect\_direct(dev, phydev, handler, flags, interface);

Connect the Ethernet device to the specified PHY device, and then start the PHY.

## Seven, interrupt processing function stmmac interrupt

There are 3 parallel processes in the interrupt: network card 1, network card 2, and TOE. The processing flow of network card and network card 2 is the same, and TOE is not used, and only network card 1 is analyzed.

When the first data packet is received or the data transmission is completed, an interrupt is generated and the interrupt processing function is entered.

#### 1. Read the interrupt status register

Regardless of sending or receiving, when a DMA0 interrupt is generated, it enters the dma interrupt processing function

#### 2. stmmac dma interrupt

status = priv->hw->dma->dma interrupt(priv->dma ioaddr,priv->dma channel,

&priv->xstats);

Read the dma interrupt status, if it is received and sent correctly, perform NAPI scheduling \_stmmac\_schedule(priv).

It calls napi schedule(&priv->napi) and disables interrupts (interrupts are enabled by stmmac poll).

#### 3. Simple description of napi schedule

- (1) Add priv->napi to softnet data->napi. From the definition, each CPU has a softnet data
- (2) Start the network receiving soft interrupt NET\_RX\_SOFTIRQ
- (3) Process the soft interrupt within a certain period of time in the CPU
- (4) The soft interrupt processing function is net rx action, which will call n->poll for corresponding processing ( the poll here is the stmmac poll registered by the probe below, see the description in the following chapters )
- (5) The soft interrupt processing function is registered during subsys initcall (net dev init)

open\_softirq(NET\_TX\_SOFTIRQ, net\_tx\_action );

};

```
open_softirq(NET_RX_SOFTIRQ, net_rx_action);
(6) Finally, all soft interrupts are uniformly processed in do_softirq.
Common soft interrupt types:
enum
 HI SOFTIRQ=0,
 TIMER_SOFTIRQ,
 NET_TX_SOFTIRQ,
 NET RX SOFTIRQ,
 BLOCK_SOFTIRQ,
 BLOCK_IOPOLL_SOFTIRQ,
 TASKLET_SOFTIRQ,
 SCHED_SOFTIRQ,
 HRTIMER_SOFTIRQ,
 RCU SOFTIRQ, /* Preferable RCU should always be the last softirg */
 NR SOFTIRQS
```

# 4. The received data is not processed in the interrupt, but the NAPI interface is called to process it at an appropriate time.

# 8. stmmac\_poll of NAPI interface

This interface does two things: one is to generate an interrupt when the data transmission is completed, enter this function for resource recovery; the other is to generate an interrupt when receiving data, and enter this function to receive and process data.

#### 1. Basic operation process

(1) Record proc information when the interface starts

```
7/30/23, 11:25 AM
```

```
(2) Recycle the resources that have been sent (explained in the sending chapter)
```

```
stmmac_tx (priv); (see section 9, subsection 7)
```

(3) Receive data packets

stmmac poll begin();

```
stmmac rx (priv, budget); (see subsection 2)
```

(4) If the received data packet does not exceed the capacity of the interface, enable the interrupt

```
if (work done< budget) {
    stm proc.polls done++;
    napi complete(napi);
    stmmac_enable_irq(priv);
```

(5) End the interface call

stmmac poll end();

## 2. Data packet receiving and processing stmmac rx

```
unsigned int entry = priv->cur rx % rxsize;
struct dma desc *p = priv->dma rx +entry;
(1) priv->hw->desc->get rx owner(p)
```

Judging the ownership of the current descriptor: OWN bit in the descriptor data structure, 0: the current descriptor should be operated by the CPU, 1: the previous descriptor should be operated by the GMAC. For reception, set to 1 when initializing the DMA descriptor queue.

GMAC obtains the available receiving descriptor according to the register configuration, and then reads the Ethernet message received from the PHY from the RxFIFO. If the message meets the receiving condition, writes the message into the data buffer pointed to by the receiving descriptor and writes it back. Receive descriptor. This write-back will set the OWN bit to 0.

(2) Get the next frame descriptor

(6) Set skb data length and release streaming DMA mapping

```
skb_put(skb, frame_len);
```

dma\_unmap\_single(priv->device, priv->rx\_skbuff\_dma[entry],priv->dma\_buf\_sz,
DMA\_FROM\_DEVICE);

(7) Obtain the protocol type of skb

```
skb->protocol = eth_type_trans(skb,priv->dev);
```

```
skb->dev = priv->dev;
```

(8) Upload the skb to the upper layer network protocol through the NAPI interface for processing

```
napi_gro_receive(&priv->napi,skb); (see Section 9)
```

Note: The above is a while loop operation

(9) Refill the receive queue

```
stmmac rx refill(priv); (see subsection 3)
```

### 3. Receive queue filling function stmmac rx refill

From Section 2, the skb that received the data is stripped from the dma receiving queue, and after it is passed to the network layer for processing, the skb will be released. Therefore, it is necessary to re-apply for a new skb transfer to fill the dma receive queue.

(1) Determine whether refilling is required

Compare priv->cur rx with priv->dirty rx. If priv->cur rx > priv->dirty rx, that is, the number uploaded to the network protocol layer is greater than the number of filled dmas, the dma receiving queue will be refilled.

(2) Check the attribution of the descriptor operation

priv->hw->desc->get rx owner(p+ entry), only those belonging to the CPU will be filled.

(3) Apply for a new SKB

```
skb= __skb_dequeue(&priv->rx_recycle);
```

Get a valid skb from the recovery queue first. The recovery queue comes from the data frame skb that is requested by the protocol layer and sent. Recycling on the stmmac tx interface does not release the skb, but puts it in the recycling queue to improve utilization efficiency.

```
skb= netdev alloc skb ip align(priv->dev,
```

If there is no recovery queue, re-apply for skb.

(4) Fill the receive DMA descriptor queue

```
priv->rx skbuff[entry]= skb;
```

```
priv->rx skbuff dma[entry]= dma map single(priv->device, skb->data, bfsize,
DMA_FROM_DEVICE);
```

```
(p+ entry)->des2 = priv->rx skbuff dma[entry];
```

(5) Set the descriptor attribution and hand it over to GMAC for operation

```
priv->hw->desc->set rx owner(p+ entry);
```

Note: The above is performed through a for loop until there is no need to fill.

(6) Activate RxDMA

STMMAC\_SYNC\_BARRIER();

Before processing the next instruction, first flush the DMA write buffers

priv->hw->dma->enable dma receive(priv->dma ioaddr,priv->dma channel);

Writing any value wakes up the pending RxDMA.

# Nine, transfer skb data to the protocol stack napi gro receive (generic receive offload)

#### 1. Understand the concept

TSO, UFO and GSO correspond to network transmission, and LRO and GRO correspond to network reception.

TSO (TCPSegmentation Offload) is a technology that uses network cards to fragment TCP packets and reduce CPU load. It is also called LSO (Largesegment offload), TSO-TCP, UFO-UDP. If the hardware supports the TSO function, the hardware-supported TCP checksum calculation and scatter/gather functions are also required.

GSO (GenericSegmentation Offload) is more general than TSO. Basic idea: delay data fragmentation as much as possible until before sending it to the network card driver. At this time, it will check whether the network card supports the fragmentation function (TSO, UFO). If it supports it, it can be sent directly to the network card. to the network card. In this way, a large data packet only needs to go through the protocol stack once, instead of being divided into several data packets to go separately, which improves efficiency.

LRO (Large Receive Offlaod) aggregates multiple received TCP data into a large data packet, and then passes it to the network protocol layer for processing, so as to reduce the processing overhead of the upper layer protocol stack and improve the system's ability to receive TCP data packets

The basic idea of GRO (Generic Receive Offload) is similar to LRO, but it is more general. Now the driver basically uses the GRO interface instead of LRO.

RSS (Receive Side Scaling) is a feature of a network card, commonly known as multi-queue. A network card with multiple RSS queues can divide different network flows into different queues, and then assign these queues to multiple CPU cores for processing, so as to distribute the load and make full use of the capabilities of multi-core processors.

#### 2. GRO structure struct napi gro cb

The GRO function uses the private space char cb[48] in the skb structure to store some information used by gro.

The specific content is as follows:

```
struct napi gro cb {
```

/\* Virtual address ofskb shinfo(skb)->frags[0].page + offset. \*/

Points to the head of the data stored in skb\_shinfo(skb)->frag[0].page. See skb\_gro\_reset\_offset void \*frag0;

/\*Length of frag0. The length of the data in the first page\*/ unsigned int frag0 len;

/\* This indicates where we are processing relative to skb->data. It indicates the offset from skb->data to the data area to be processed by GRO\*/

For example, enter the ip layer for GRO processing. At this time, skb->data points to the ip header, and the gro of the ip layer just needs to process the ip header. At this time, the offset is 0. After entering the transport layer, GRO processing is performed. At this time, skb->data still points to the ip header, and the tcp layer gro needs to process the tcp header. At this time, the offset is the length of the ip header.

intdata\_offset;

/\* This is non-zero if the packet may be of the same flow. Whether the packet hung on napi->gro\_list matches the current packet\*/

**}**;

The gro receive of each layer sets this flag bit. After receiving a message, use the message to match the message hanging on napi->gro list. At the link layer, use the dev and mac headers for matching. If the same indicates that the two messages are sent by the same device, mark the same of the corresponding skb on the napi->gro list as 1. Go to the network layer and proceed further When matching, it only needs to match at the network layer with the packet that has just been marked as 1 by the link layer on the napi->list, and it is not necessary to match with each packet. If the network layer does not match, this flag is cleared. At the transport layer, only the packets marked as 1 by the network layer can be configured. This is designed to reduce unnecessary matching operations

```
intsame_flow;
/* This is non-zero if the packet cannot be merged with the new skb. */
   If this field is not 0, it means that the data message does not need to wait for the merge, and can
be directly sent to the protocol stack for processing
int flush;
  /*Number of segments aggregated. The number of times the segment has been aggregated*/
  int count;
  /*Free the skb? Should it be discarded*/
  intfree;
```

#### 3. The basic flow of the function

```
(1) skb gro reset offset (see subsection 4)
Initialize NAPI_GRO_CB;
(2) napi gro receive (see subsection 6)
```

Connection layer gro receive, realize data packet merging or upload protocol stack

```
(3) napi skb finish (see section 5, let's talk about the content first)
```

According to the return value of the second function, it is decided to merge, feed protocol stack, or free.

#### 4. Initialize GRO cb: skb gro reset offset(skb)

A network card that supports S/G IO has the following possibility: skb itself does not contain data (neither does the header), all data is stored in skb share info, and frags.page is not in higih mem. In this case, if you want to merge, take out the packet header information, that is, frags[0] of skb shared info, and save the header information to frags0 of napi gro cb.

The specific source code is as follows:

```
NAPI_GRO_CB(skb)-> data_offset = 0;
NAPI GRO CB(skb)->frag0 = NULL;
NAPI GRO CB(skb)->frag0 len = 0;
```

If mac\_header and skb->tail are equal and the address is not in high-end memory, it means that the packet header is stored in skb\_shinfo, so we need to get the corresponding packet from frags

```
if(skb->mac header == skb->tail && !PageHighMem(skb shinfo(skb)->frags[0].page)){
```

You can see that frag0 saves the address of the first element of the corresponding skb frags

```
NAPI GRO CB(skb)-> frag0 = page address(skb shinfo(skb)->frags[0].page)+
      skb shinfo(skb)->frags[0].page offset;
```

Then save the corresponding size

```
NAPI GRO CB(skb)-> frag0 len = skb shinfo(skb)->frags[0].size;
  }
```

#### 5. napi\_skb\_finish

```
Process the merged packet according to the return value of __napi_gro_receive.
switch(ret) {
     //Send the packet to the protocol stack
  case GRO NORMAL:
    if (netif_receive_skb(skb)) (see subsection 8)
      ret = GRO_DROP;
    break;
     //The message can be discarded or has been merged into gro, then the free message
  case GRO_DROP:
  case GRO_MERGED_FREE:
    kfree skb(skb);
    break;
 //The data has been saved by gro, but it has not been merged, and the skb still needs to be
reserved and cannot be released.
  case GRO_HELD:
  case GRO MERGED:
    break;
  }
  return ret;
```

### 6. \_\_napi\_gro\_receive receives the merge function

(1) Basic concepts

Each protocol defines its own GRO receive merge function and post-merge processing function, namely gro receive and gro complete. The GRO system will call the corresponding callback function according to the protocol, gro receive merges skb into gro list, and the return value: if it is empty, it means that it does not need to be sent to the protocol stack after merging, and if it is not empty, it needs to be sent to the protocol stack immediately, gro complete is called when the gro merged data packet is sent to the protocol stack when the return value is not empty.

napi gro receive and napi gro complete can be regarded as gro receive and gro complete of the link layer.

Each protocol layer gro receive:

```
.gro_receive = tcp4_gro_receive,
.gro receive = inet gro receive,
.gro_receive = ipv6_gro_receive,
```

Each protocol layer gro complete:

```
.gro_complete = tcp4_gro_complete,
.gro complete = inet gro complete,
.gro complete = ipv6 gro complete,
```

(2) Basic content of the function

}

```
A. for (p = napi->gro_list;p; p = p->next) {
     unsigned long diffs;
```

```
diffs = (unsigned long)p->dev ^(unsigned long)skb->dev;
diffs |= p->vlan tci ^skb->vlan tci;
diffs |=compare_ether_header(skb_mac_header(p),
          skb gro mac header(skb));
NAPI_GRO_CB(p)->same_flow = !diffs;
NAPI GRO CB(p)->flush = 0;
```

Traverse the gro list, find out whether the skb in the list has the same flow as the current skb, and then assign a value to same flow. If this layer (link layer) is the same, then the ip layer and top layer will make the same flow judgment, otherwise no judgment will be made. The criteria for judging whether the streams of different layers are the same are different, and here are three judging conditions: the same device, the same VLAN, and the same MAC header.

B. \_ returndev\_gro\_receive(napi, skb); (see section 7)

true receive merge processing

#### 7, dev\_gro\_receive real receive merge

It can be divided into two parts, one is the normal merge processing, and the other is the frags0 processing part. It should be noted that GRO does not support sliced IP packets. The grouping of IP slices will be done again at the kernel IP layer. It is meaningless to increase the complexity of GRO.

- (1) Combine the same stream processing
- A. First traverse the corresponding ptype (protocol class linked list), and after finding the matching protocol, call the corresponding callback function gro\_receive; the link layer calls the gro\_receive of the ip layer, that is, inet gro receive.
- B. Enter the merge processing of the ip layer, mainly to judge whether the same flow and flush are required. Only when the two packages are same flow will the flush judgment

same flow judgment: the protocol needs to be the same, the tos field needs to be the same, the source and destination addresses need to be the same; as long as one is different, it is set to 0.

Flush judgment: it is a sliced packet, the ttl is different, and the order of ids is wrong; as long as one meets the skb, the gro will be flushed to the protocol stack. Then enter the gro\_receive of the TCP layer, namely tcp4 gro receive.

C. Enter the merge processing of the TCP layer: similar to the IP layer, judge the same flow and flush. Among them, there are many and complex judgments on flush. If flush is required, there is no need to perform merge processing, and the corresponding gro list will be returned.

The real merge function: skb gro receive (not analyzed here).

(2) When the return value of gro receive is not empty, the skb that is flushed out of gro is immediately fed into the protocol stack to process napi\_gro\_complete. If the same\_flow of the current skb is nonzero, it means that the same flow has been found and merged and returned directly. If the same flow is not found, add skb to the gro list.

#### (3) frags0 processing part

Move the frags stored in the skb\_shinfo structure forward to skb. ( why do you do that? )

```
8. netif_receive_skb _
```

Finally, the skb data is distributed to each protocol layer. I will explain when I have time.

### 10. Send data stmmac xmit

This interface implements the Scatter/Gather I/O function, and the skb\_shinfo macro is used to determine whether the data packet is composed of one data fragment or a large number of data fragments.

#### 1. Obtain available sending descriptors

```
entry= priv->cur_tx % txsize;
desc= priv->dma_tx + entry;
first= desc; save the first data segment
```

## 2. Put the skb into the sending queue

```
priv->tx_skbuff[entry]= skb;
priv->tx_page[entry]= NULL;
```

### 3. Send a single or first packet

```
unsignedint nopaged_len = skb_headlen(skb);

desc->des2= dma_map_single(priv->device, skb->data, nopaged_len, DMA_TO_DEVICE);

priv->hw->desc->prepare_tx_desc(desc,1, nopaged_len, csum_insertion);
```

When there is only one data segment, skb->data will send all data; when there are multiple data segments, skb->data points to the first data segment, data length skb->len –skb->data\_len, other data

Stored in the shared data structure frags array. (skb->len: the length of all data in the packet, skb->data len separates and stores the length of the data segment)

#### 4. Send the remaining data fragments

For multiple data fragments, data fragments must be sent, and page processing is adopted. Deal directly with page structures, not kernel virtual addresses.

```
for(i = 0; i < nfrags; i++)
{
     skb_frag_t *frag =&skb_shinfo(skb)->frags[i];
     int len = frag->size;
     entry = (entry + 1) % txsize;
     desc = priv->dma_tx + entry;
     TX_DBG("\t[entry %d] segment len:%d\n", entry, len);
     desc->des2 = dma map page(priv->device, frag->page,
             frag->page_offset,
             len, DMA TO DEVICE);
     priv->tx skbuff[entry] = NULL;
     priv->tx_page[entry] =frag->page;
     get_page(frag->page); (Need to check the principle)
    priv->hw->desc->prepare_tx_desc(desc, 0, len, csum_insertion);
    priv->hw->desc->set_tx_owner(desc);
}
```

# 5. Give the first data segment descriptor to GMAC, and record the current sending index

```
priv->hw->desc->set tx owner(first);
priv->cur tx += count;
```

#### 6. Activate RxDMA

```
STMMAC_SYNC_BARRIER();
```

Before processing the next instruction, first flush the DMA write buffers

priv->hw->dma->enable dma transmission(priv->dma ioaddr,

```
priv->dma channel);
```

Write any value to wake up the pending RxDMA

#### 7. Send resource recovery interface stmmac tx

When the data transmission is completed, an interrupt is generated, and the stmmac\_poll function is called to enter the interface to perform the transmission resource recovery operation.

- (1) Get the current transmit descriptor DMA index from the register
- (2) Circularly judge dirty tx and cur tx

```
while(priv->dirty tx != priv->cur tx)
```

(3) Determine the DMA index and descriptor attribution

```
if (entry == hw dma index) // entry =dirty tx % txsize
```

break;

if(priv->hw->desc->get tx owner(p))

break;

(4) skb joins the recycling receiving queue

```
if((skb queue len(&priv->rx recycle) <priv->dma rx size)
```

```
&&skb_recycle_check(skb, priv->dma_buf_sz))
__skb_queue_head(&priv->rx_recycle,skb);
else
dev_kfree_skb(skb);
```

If the receive recovery queue does not exceed the total length of the receive queue (256), and skb can be recycled, add skb to the recovery queue. Others release skb.

(5) Release the page page of multiple data fragments

```
put_page (priv->tx_page[entry]);
priv->tx_page[entry]= NULL;
(6) Add dirty_tx
entry= (++priv->dirty_tx) % txsize;
```

## 11. Other Supplements

reference documents